Curriculum Vitaes

Daigo Muramatsu

  (村松 大吾)

Profile Information

Affiliation
Professor, Faculty of Science and Technology Department of Science and Technology , Seikei University
Degree
Dr. Engineering(Feb, 2006, Waseda University)

J-GLOBAL ID
200901008108953941
researchmap Member ID
5000098390

Research Interests

 2

Papers

 89
  • Susumu Kikkawa, Fumio Okura, Daigo Muramatsu, Yasushi Yagi, Hideo Saito
    IEEE Access, 11 19312-19323, 2023  Peer-reviewed
  • Ryosuke Hasegawa, Akira Uchiyama, Fumio Okura, Daigo Muramatsu, Issei Ogasawara, Hiromi Takahata, Ken Nakata, Teruo Higashino
    IEEE Access, 10 15457-15468, Feb, 2022  Peer-reviewed
  • Daigo Muramatsu, Kousuke Moriwaki, Yoshiki Maruya, Noriko Takemura, Yasushi Yagi
    BIOSIG 2022 - Proceedings of the 21st International Conference of the Biometrics Special Interest Group, 213-220, 2022  Peer-reviewed
    CNN is a major model used for image-based recognition tasks, including gait recognition, and many CNN-based network structures and/or learning frameworks have been proposed. Among them, we focus on approaches that use multiple labels for learning, typified by multi-task learning. These approaches are sometimes used to improve the accuracy of the main task by incorporating extra labels associated with sub-tasks. The incorporated labels for learning are usually selected from real tasks heuristically; for example, gender and/or age labels are incorporated together with subject identity labels. We take a different approach and consider a virtual task as a sub-task, and incorporate pseudo output labels together with labels associated with the main task and/or real task. In this paper, we focus on a gait-based person recognition task as the main task, and we discuss the effectiveness of virtual tasks with different pseudo labels for construction of a CNN-based gait feature extractor.
  • Ryosuke Hasegawa, Akira Uchiyama, Fumio Okura, Daigo Muramatsu, Issei Ogasawara, Hiromi Takahata, Ken Nakata, Teruo Higashino
    Lecture Notes of the Institute for Computer Sciences, Social Informatics and Telecommunications Engineering, 481-486, 2022  
  • Yasushi Makihara, Yuta Hayashi, Allam Shehata, Daigo Muramatsu, Yasushi Yagi
    2021 IEEE International Joint Conference on Biometrics (IJCB), Aug 4, 2021  Peer-reviewed

Misc.

 109
  • 近藤充, 村松大吾, 佐々木昌浩, 松本隆
    電子情報通信学会総合大会, D-12-25 186, 2003  
  • A Sakamoto, M Kondo, H Morita, D Muramatsu, M Sasaki, T Matsumoto
    ICONIP'02: PROCEEDINGS OF THE 9TH INTERNATIONAL CONFERENCE ON NEURAL INFORMATION PROCESSING, 2078-2082, 2002  
    Authentication of individuals is rapidly becoming an important issue. The authors have previously proposed a pen-input on-line signature verification algorithm incorporating pen-position, pen-pressure and pen-inclination trajectories. This paper proposes an algorithm with three new features: (i) Incorporation of pen-velocity trajectories, (ii) A new distance measure between two signatures, and (iii) A new efficient algorithm for computing the distance measure. Preliminary experimental result looks encouraging.
  • 佐々木昌浩, 村松大吾, 松本 隆, Hadidi Khayrollah
    電子情報通信学会エレクトロニクスソサエティ大会講演論文集, 2 83, 2001  
  • Hadidi Khayrollah, Sasaki Masahiro, Watanabe Tadatoshi, Muramatsu Daigo, Matsumoto Takashi
    Proceedings of the Society Conference of IEICE, 2000(2) 105-105, Sep 7, 2000  
  • K Hadidi, M Sasaki, T Watanabe, D Muramatsu, T Matsumoto
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, E83A(2) 261-266, Feb, 2000  
    Based on a cascode-driver source-follower buffer and a passive sampling architecture, we have implemented a differential sample-and-hold circuit in a 0.8 mu m digital CMOS process. The buffer which eliminates channel length modulation of the driver device behaves very linearly, in low frequencies or sampled-data applications. This is the main reason that this first open-loop CMOS sample-and-hold can achieves very high linearity while functions at very high sampling rate. The circuit achieved -61 dB THD for a 1.42 Vp-p 10 MHz input signal at a 103 MHz sampling rate and -55.9 dB THD for a 1.22 Vp-p 20 MHz at a 101 MHz sampling rate.
  • Khayrolla Hadidi, 佐々木昌浩, 渡辺忠敏, 村松大吾, 薊純一郎, 松本 隆
    第12回回路とシステムワークショップ論文集, 43-47, 1999  
  • Kh. Hadidi, D. Muramatsu, T. Oue, T. Matsumoto
    25th European Solid-State Circuits Conference (ESSCIRC '99), 158-161, 1999  
  • K Hadidi, M Sasaki, T Watanabe, D Muramatsu, T Matsumoto
    IEEE 1998 CUSTOM INTEGRATED CIRCUITS CONFERENCE - PROCEEDINGS, 381-383, 1998  
    Based on a real open loop architecture and a cascode-driver CMOS source-follower, we implemented a S/H circuit in a 0.8 mu m digital CMOS process. The circuit achieved -61dB THD at a sampling rate of 103MHz, while a 1.42V(p-p) 10MHz input signal was applied. This includes all parastic loading and transient effect.
  • Kh. Hadidi, J. Sobhi, A. Hasankhaan, D. Muramatsu, T. Matsumoto
    International Conference on Electronics, Circuits and Systems(ICECS), 3 369-371, 1998  

Research Projects

 9