T Yamada, K Takahashi, H Oyamatsu, H Nagano, T Sato, Mizushima, I, S Nitta, T Hojo, K Kokubun, K Yasumoto, Y Matsubara, T Yoshida, S Yamada, Y Tsunashima, Y Saito, S Nadahara, Y Katsumata, M Yoshimi, H Ishiuchi
2002 SYMPOSIUM ON VLSI TECHNOLOGY, DIGEST OF TECHNICAL PAPERS, 112-113, 2002
A highly manufacturable embedded DRAM technology in SOI (,Silicon On Insulator) has been developed for high-end SOC (System On a Chip). Partial etching of SOI/BOX (Buried OXide) layers and SEG (Selective Epitaxial Growth) process simply transform an SOI wafer into a high quality SOI/Bulk hybrid substrate wafer, which has both SOI substrate regions and bulk epitaxial Si regions. DRAM macros developed for bulk can be introduced in SOI without any modification of the design and process. resulting in stable DRAM operation freed from floating-body effects. Fabrication of 1 Mb ADMs (Array Diagnostic Monitors) on the hybrid substrate wafer with 0.18 mum embedded DRAM process has attained all-bits-functional yield of 90 %. Moreover. excellent data retention characteristics, which by no means interior to those for a bulk wafer, were obtained in SOI for the first tune. The proposed methodology is attractive for SOI SOC, where high band width with low power consumption due to DRAM-embedding as well as high-speed/low-power circuit performance of SOI logic can be enjoyed.